An FPGA Implementation of 1553 Protocol Controller

Authors

  • JEMTI JOSE Dept. of Electronics and Communication Engineering St. Joseph’s College of Engineering and Technology

Keywords:

1553 data bus, Bus Controller (BC), Remote Terminal (RT), Command Word (CW), Data Word (DW), Status Word (SW), FPGA, HDL

Abstract

In a modern military avionics system all the devices need to communicate as efficiently as possible with a minimum amount of hardware. 1553 is a dual- redundant, bi-directional, Manchester encoded, digital time division command/ response data bus which eliminates the use of point-to-point wiring. It uses a shielded twisted pair wire for data transfer. This bus can allow communication between any devices (maximum of 31) connected to it. Even though 1553 is an old standard (developed in early 1970s), it is an inevitable part of almost all aircrafts of today. Compared to other avionics data bus standards 1553 is known for its reliability and flexibility. With the presented method, the protocol controller is modeled as state machine in HDL. This paper describes implementation of the Military data bus standard MIL-STD-1553 onto a Xilinx based FPGA platform.

Downloads

Download data is not yet available.

Downloads

Published

2014-01-01

How to Cite

JEMTI JOSE. (2014). An FPGA Implementation of 1553 Protocol Controller. International Journal of Computer Information Systems and Industrial Management Applications, 6, 11. Retrieved from https://cspub-ijcisim.org/index.php/ijcisim/article/view/236

Issue

Section

Original Articles